© 2016 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works.

Digital Object Identifier (DOI): 10.1109/TPEL.2015.2509506

IEEE Transactions on Power Electronics (Volume:31, Issue:10); 2016 Frequency-Domain Thermal Modelling and Characterization of Power Semiconductor Devices

Ke Ma Ning He Marco Liserre Frede Blaabjerg

## **Suggested Citation**

Ma, Ke, He, N., Liserre, M., & Blaabjerg, "Frequency-Domain Thermal Modeling and Characterization of Power Semiconductor Devices." IEEE Transactions on Power Electronics 31.10 (2016): 7183-7193.

## Frequency-Domain Thermal Modelling and Characterization of Power Semiconductor Devices

Ke Ma, Member, IEEE, Ning He, Student Member, IEEE, Marco Liserre, Fellow, IEEE, Frede Blaabjerg, Fellow, IEEE

## kema@et.aau.dk, hening722@zju.edu.cn, liserre@ieee.org, fbl@et.aau.dk

Abstract - The thermal behavior of power electronics devices has being a crucial design consideration because it is closely related to the reliability and also the cost of the converter system. Unfortunately, the widely used thermal models based on lumps of thermal resistances and capacitances have their limits to correctly predict the device temperatures, especially when considering the thermal grease and heat sink attached to the power semiconductor devices. In this paper, frequency-domain approach is applied to the modelling of the thermal dynamics for power devices. The limits of the existing RC lumpbased thermal networks are explained from a point of view of frequency domain. Based on the discovery, a more advanced thermal model developed in the frequency domain is proposed, which can be easily established by characterizing the slope variation from the bode diagram of the typically used Foster thermal network. The proposed model can be used to predict not only the internal temperature behaviours of the devices but also the behaviours of heat flowing out of the devices. As a result, more correct estimation of device temperature can be achieved when considering the cooling conditions for the devices.

### I. Introduction

Power electronics are being widely used in many important applications of energy conversion system like renewable energy production, motor drives. transportations and power transmission, where the cost of maintenances and failures might be high. Consequently the reliability requirements for power electronics in these systems are getting more critical [1]-[4]. Thermal loading of power semiconductors are especially important, as it is one of the most expensive components and dominant heat sources. It has been demonstrated in [5] that the thermal dynamics under various time scales either inside or outside the power semiconductors could contribute to the quantified damage of the component. As stated in [6]-[12], the fast thermal cycling inside the power devices may cause important fatigues like bond-wire lift-off and cracks/voids in the chip soldering layer, while the slower thermal variations outside the device (i.e. on the

case/baseplate of device or heat sink) will cause important fatigues like cracks on the soldering layer and the thermal grease. As a result the accurate temperatures estimation including the thermal dynamics either inside or outside the power device are critical information not only for the reliability enhancement but also for costefficient thermal management of the power converter.

Unfortunately, the thermal stress of the power device is very challenge to model, because it is not only related to the characteristic of the device itself, but also depends a lot on the performance of the attached thermal grease and heat sink. Generally, the thermal behavior for the power devices can be modeled by a series of lumps of thermal resistance R and capacitance C [13]-[17], which together are referred as the thermal impedance Z. According to the connection of RC lumps, they can be grouped into Foster or Cauer type thermal networks, as shown in Fig. 1. The Cauer RC network based on the physical structure of the device is considered to be a relatively correct model to describe the thermal behaviors of power devices. However, an accurate Cauer model is normally hard to use because the internal geometry, materials and effective heat path of device have to be all determined with the help of Finite Element Method (FEM) simulation. On the other hand, the other RC network named Foster type is more popularly used because it is based on the measurement of temperature dynamics of power devices [15], [17], and is independent of the internal structure or material.

One problem with the Foster type thermal network is that its parameters are based on mathematical fitting of the measured/simulated temperature curves, and each of the RC lump in the Foster network represents no physical meaning. Therefore by using this model, only the overall temperature behaviors between the measured points can be guaranteed, provided with a known temperature at the node where heat is flowing out [15]. It has been found that when extending the Foster type thermal network with the thermal models for the thermal grease and heat sink, unrealistic temperature behaviors either inside or outside the power devices will be experienced [13]-[17]. These drawbacks make the Foster type thermal model hard to be utilized for thermal design or lifetime prediction, where the external temperature and cooling conditions of the power devices need to be carefully characterized.



ammonly used thermal networks for r

Fig. 1. Commonly used thermal networks for power device based on RC lumps.

In order to improve this problem of Foster thermal network, a mathematical transformation is developed which can convert the Foster network to an equivalent Cauer type with the same number of RC lumps [18], [19]. Although the obvious error of the device temperature when including the cooling conditions seems to be avoided, this mathematical transformation does not regain any physical means of internal structure of power device, and the accuracy of the estimated device temperature still need to be evaluated.

In the last decade, some more advanced modelling techniques have been introduced to improve the prediction of thermal dynamics for power device [19]-[22]. However, they mainly focus on the internal temperature behaviours of the device, and the problems of the existing thermal models when considering the external cooling conditions are not considered or solved.

In this paper, the power loss/heat and temperatures of the power semiconductor devices are considered as signals in the frequency domain, and the corresponding frequency-domain models are first established for several typically used thermal networks. Afterwards the performance and limits of the Foster type and its equivalent Cauer type thermal model are explained from a new point of view. Based on the discovery, a new thermal model is proposed which put more efforts to establish a correct transfer function for the filtering of the power loss, and thereby it can overcome some of the limits in the existing RC thermal networks for the power devices. Finally, some simulation and experimental results are given to validate the accuracy and advantage of the proposal thermal model under both time and frequency domains.

### II. Frequency Domain Thermal Modelling and Limits of the Existing Thermal Models Based on RC lumps

A multi-layer Cauer type thermal network for an IGBT module is first defined as a study reference in this paper, as shown in Fig. 2. This Cauer thermal model is extracted from the internal structure and material specifications for a 1700V/100A IGBT module used for wind power application, as shown in Fig. 3 and Table I, a heat spreading angle of 45° is assumed in this case. It can be seen that 7 Cauer type RC lumps are introduced to represent 7 layers of the internal materials of the device as indicated in Fig. 2. In respect to the cooling conditions outside the device, a large thermal resistance is used to represent the thermal behaviour of the thermal grease, and a series of small thermal resistances with large thermal capacitances are used to represent the thermal behaviour of the heat sink. It is assumed that the network in Fig. 2 and the parameters in Table I can correctly reflect the temperature behaviours of the given IGBT module under the given specifications and cooling conditions. Although more detail and complicated modelling techniques such as [21], [22] can be introduced to refine the parameters in Table I, they can be updated depending on the needs of accuracy, but they are not considered in this paper.



Fig. 2. Cauer type thermal network based on Fig. 3 as reference of study.



Fig. 3. Construction of an IGBT module as reference for study.

Table I. Parameters for the material, layer and thermal impedance of Fig. 3.

| Layers                                | Thickness<br>(mm) | Density<br>(g/cm3) | Specific<br>heat<br>(J/kg·°C) | Thermal<br>conductivity<br>(W/m·°C) | Thermal<br>resistance<br>(K/W) | Thermal<br>capacitance<br>(J/K) |
|---------------------------------------|-------------------|--------------------|-------------------------------|-------------------------------------|--------------------------------|---------------------------------|
| Chip (Silicon)                        | 0.3               | 2.3                | 790                           | 83.6                                | 0.0194                         | 0.1021                          |
| Chip solder                           | 0.05              | 9.7                | 260                           | 78                                  | 0.0034                         | 0.0179                          |
| Copper                                | 0.3               | 8.9                | 397                           | 386                                 | 0.0040                         | 0.2092                          |
| DCB (Al <sub>2</sub> O <sub>3</sub> ) | 0.7               | 3.7                | 880                           | 18                                  | 0.1732                         | 0.5118                          |
| Copper                                | 0.3               | 8.9                | 397                           | 386                                 | 0.0030                         | 0.2732                          |
| Base solder                           | 0.1               | 9.7                | 260                           | 78                                  | 0.0048                         | 0.0517                          |
| Base (Copper)                         | 3                 | 8.9                | 397                           | 386                                 | 0.0209                         | 4.0898                          |
| Thermal grease                        | 0.021             | 2.25               | NA                            | 0.8                                 | 0.0518                         | NA                              |

Inspired by the typical approach used for the analysis of electrical RC circuits, it is also possible to model the frequency-domain characteristics of the thermal RC networks in order to further understand the thermal behaviors and thermal dynamics of the power device, which will be detailed as follows:

### A. Thermal modelling under frequency domain – with Cauer network as reference

Normally the power loss  $P_{in}$  is injected into the J or 1 node of the Cauer type thermal network in Fig. 2, and a series of temperatures and heat flow can be identified in this network. It is noted that the power loss or heat source  $P_{in}$ , which is generated in the chips of the IGBT module, can be seen as a disturbance signal; while the corresponding temperatures on each node of the thermal network or different layers of the material can be seen as response signals, so well as for the heat flowing after each node/layer. As a result the gain from the disturbance  $P_{in}$  to each of the thermal response under Laplace domain can be analytically solved with the information of R and C parameters.

One group of important relationships between the thermal disturbance and responses, is the gain from input heat  $P_{in}$  to the temperature responses on each node of Fig. 2. These gains can be solved by the following functions:

$$Z_{\rho_{of_{X,H}}}^{\text{Ref}}(s) = \frac{T_{\frac{s}{2}(s)} - T_{\overline{H}}(s)}{P_{in}} = \begin{cases} 1/(\frac{1}{R_{\overline{ch}} - R_{jcx}} + s \cdot C_{\overline{jch}}) & \text{if } X = 7\\ 1/(\frac{1}{Z_{\rho_{of_{X}} - \mu_{H}}}(s) + R_{jcx}} + s \cdot C_{\overline{jch}}) & \text{if } X = 1 \text{ to } 6 \end{cases}$$

$$(1)$$

where s is the Laplace operator,  $Z_{_{P_{in}T_{X_{-}H}}}^{\mathrm{Ref}}(s)$  represents

the impedance from input loss  $(P_{in})$  to the temperature difference between node X and the heat sink node H  $(T_{X,H})$ , when the referenced Cauer network (Ref) is analyzed.  $R_{ch}$  is the thermal resistance of thermal grease,  $R_{jcX}$  represents the thermal resistance of each of the 7 layers inside the IGBT module, and  $C_{jcX}$  is the thermal capacitance for each layer. The detailed parameters of  $R_{ch}$ ,  $C_{jcX}$  and  $R_{jcX}$  can be found from Table I. It is noted that for simplicity of analysis, the heatsink temperature  $T_{H}$  is considered as a reference temperature in the modelling process of this paper, because normally the thermal capacitance of suitable heat sink is a factor of 100-1000 compared to the internal thermal capacitance of power device, and the temperature on node H is much more stable than the temperatures on nodes 1 to C. However, other reference node such as ambient A can be chosen as the reference temperature, coming with some small deviations in function (1).

Another group of important relationships between the thermal disturbance and responses are the gains from input heat  $P_{in}$  to the heat flowing out of each node in Fig. 2. This group of relationships typically is not considered in most of the existing thermal networks, and can be solved as the following functions for the reference Cauer model:

$$G_{j_{w}j_{X}}^{\text{Ref}}(s) = \begin{cases} \frac{G_{j_{w}j_{X-1}}^{\text{lnd}}(s)}{R_{ch} + R_{j_{c}X}} / (\frac{1}{R_{ch} + R_{j_{c}X}} + s \cdot C_{j_{c}T}) & \text{if } X = 7 \\ \frac{G_{j_{w}j_{Y-1}}^{\text{lnd}}(s)}{G_{j_{w}j_{Y-1}}^{\text{lnd}}(s) + R_{j_{c}X}} / (\frac{1}{C_{s-s-s-s}} + s \cdot C_{j_{c}T}) & \text{if } X = 1 \text{ to } 6 \end{cases}$$

$$(2)$$

where  $G_{P_{nn}P_X}^{\text{Ref}}(s)$  represents the gain from input heat/loss  $(P_{in})$  to the heat flowing out of node  $X(P_X)$ , when the reference Cauer network (Ref) is chosen.

Based on (1) and (2), the gain from  $P_{in}$  to the temperature difference between junction node J and case node C, as well as the gains from  $P_{in}$  to the heat flowing out of the device  $P_{out}$ , can be solved as:

$$Z_{P_{in}T_{jc}}^{\text{Ref}}(s) = \frac{T_{men}(s)}{P_{in}} = \frac{T_{men}(s)}{T_{men}(s)} = \frac{T_{men}(s)}{T_{men}(s)} = \frac{T_{men}(s)}{T_{men}(s)}$$
(3)

$$G_{P_{nn}P_{out}}^{\text{Ref}}(s) = G_{P_{nn}P_{j}}(s)$$
(4)

It is noted that  $G_{PinTjc}$  and  $G_{PinPout}$  are selected as two of the indicators to benchmark the accuracy of thermal models focused in this paper. As a result the frequencydomain model for the reference 7 layers Cauer type thermal network is established.

### B. Thermal modelling under frequency domain – Foster network

When applying a step power loss  $P_{in}$  to the reference Cauer network shown in Fig. 2, the temperature response in node J and node C can be measured and recorded, afterwards the Foster type thermal network and its RC parameters can be extracted by curve-fitting the timedomain temperature responses with the following functions [10]:

$$Z_{jc}^{\text{Foster}}(t) = \frac{T_{i}(t) - T_{i}(t)}{P_{in}} \sum_{n=1}^{X} \frac{R_{jn}}{r_{n-1}} \cdot (1 - e^{-t/\frac{R_{in}}{r_{in}}})$$
(5)

where  $R_{fn}$  and  $C_{fn}$  represent the mathematically-solved thermal resistance and thermal capacitance for the Foster thermal network, and are connected in the form as indicated in Fig. 4. In (5) X means the number of pairs for the used  $R_{fn}$  and  $C_{fn}$ , normally 4 pairs of the Foster RC parameters can achieve an accurate fitting to most of the temperature responses between node J and C for the IGBT module. In this paper the RC parameters are summarized in Table II.



Fig. 4. Foster type 4L thermal network fitted from the referenced Cauer network shown in Fig.2. (J denotes junction node, C, case node, H heat sink node, A ambient node)

| Table II. RC parameters of the | e Foster and eq | luivalent Cauer |
|--------------------------------|-----------------|-----------------|
| network in Fig                 | . 4 and Fig. 5. |                 |

| Foster                                  | network                               | Equivalent Cauer<br>network              |                                           |  |
|-----------------------------------------|---------------------------------------|------------------------------------------|-------------------------------------------|--|
| Thermal<br>resistance<br>Rf1-4<br>(W/K) | Thermal<br>capacitance<br>Cf1-4 (J/K) | Thermal<br>resistance<br>Rec1-4<br>(W/K) | Thermal<br>capacitance<br>Cec1-4<br>(J/K) |  |
| 0.0014                                  | 15.646                                | 0.0249                                   | 0.1062                                    |  |
| 0.0188                                  | 0.0023                                | 0.1602                                   | 0.7285                                    |  |
| 0.0892                                  | 0.4059                                | 0.0422                                   | 8.39                                      |  |
| 0.1191                                  | 0.1167                                | 0.0013                                   | 11950                                     |  |

The gain from input loss  $P_{in}$  to the temperature difference between node X and heat sink, as well as the gain from input loss  $P_{in}$  to the heat flow/power loss after each node X can be solved in (6) and (7) respectively for the Foster thermal network as:

$$Z_{P_{n}T_{X_{-}H}}^{\text{Foster}}(s) = \sum_{n=X}^{4} \frac{R_{fn}}{R_{fn}C_{fn}\cdot s + 1} + R_{ch}$$

$$G_{p,p}^{\text{Foster}}(s) = 1$$
(6)

(7)

Then the two benchmark indicators  $Z_{PinTjc}$  and  $G_{PinPout}$  for the given 4 layers Foster thermal network can be solved in (8) and (9):

$$Z_{P_{in}T_{jc}}^{\text{Foster}}(s) = \sum_{n=1}^{4} \frac{R_{fn}}{R_{fn}C_{fn} \cdot s + 1}$$

$$G_{P_{in}P_{out}}^{\text{Foster}}(s) = 1$$

$$(8)$$

$$(9)$$

### C. Thermal modelling in the frequency domain – Equivalent Cauer network [18]

This type of thermal network targets to solve some problems of the Foster type thermal network as mentioned before, and it is often used for the electrothermal simulation of the power device temperature. By applying the mathematical transformation and boundary conditions shown in [18], the Foster type RC network in Fig. 4 can be converted to an equivalent Cauer type thermal network with the same pair numbers of RC parameters but different values, as shown in Fig. 5 and Table II.



Fig. 5. Equivalent 4L Cauer type thermal network converted from the Foster network shown in Fig.4. (J denotes junction node, C, case node, H heat sink node, A ambient node).

Thereby the frequency domain thermal model for the given 4 layers equivalent Cauer RC network can be established. The gain from input loss  $P_{in}$  to the temperature difference between node X and heat sink, as well as the gain from input loss  $P_{in}$  to the heat flow/power loss after each node X can be solved in (10) and (11) respectively. The two benchmark indicators  $Z_{PinTjc}$  and  $G_{PinPout}$  can be solved in (12) and (13):

$$Z_{P_{\omega}T_{X,H}}^{\text{eqCauer}}(s) = \frac{T_{\overline{X}} - T_{H}}{P_{in}} = \begin{cases} 1/(\frac{1}{R_{ex}} + s \cdot C_{ex}) & \text{if } X = 4\\ 1/(\frac{1}{Z_{\overline{T_{\omega}T_{X,H}}}^{\text{erc}}(s) + R_{ecX}} + s \cdot C_{ex}) & \text{if } X = 1 \text{ to } 3 \end{cases}$$

$$(10)$$

$$G_{P_{a}P_{x}}^{\text{eqCauer}}(s) = \begin{cases} \frac{G_{P_{a}P_{x}}^{\text{eqCauer}}(s)}{R_{ch} + R_{ecX}} / (\frac{1}{R_{ch} + R_{ecX}} + s \cdot C_{\overline{xxx}}) & \text{if } X = 4 \\ \frac{G_{P_{a}P_{x}}^{\text{eqCauer}}(s)}{G_{P_{a}P_{x-1}}^{\text{eqCauer}}(s) + R_{ecX}} / (\frac{1}{R_{ch} + R_{ecX}} + s \cdot C_{\overline{xxx}}) & \text{if } X = 1 \text{ to } 3 \end{cases}$$

$$Z^{\text{eqCauer}}(s) \xrightarrow{T - -T} I \xrightarrow{(1)} (s)$$

$$G_{in}^{\text{eqCauer}}(s) = \frac{1}{2} \int_{0}^{\infty} \frac{1$$

$$\int_{P_{ln}P_{out}} (s) = \bigcup_{P_{ln}P_{l}} (s)$$
(13)

# D. Limits of existing thermal models based on RC lumps

With the built frequency-domain models of the three types of thermal networks, the Bode plot of some interesting gains can be compared. One benchmark Bode plot is the gain from loss  $P_{in}$  to the temperature

difference between junction and case, which is normally provided by the manufacturer datasheet or measured by the user as an important thermal characteristic of the power device. As it can be seen in Fig. 6 (a), the difference in gains among the three types of thermal models is almost ignorable.



Fig. 6. Bode plot of critical gains in various thermal networks under frequency domain. (Cauer\_ref: reference 7 layer Cauer thermal network, Foster\_4L: 4 layer Foster type fitting network to the temperature response of Cauer\_ref, EqCauer\_4L: mathematical transformation from Foster\_4L to the equivalent Cauer type).

However, when comparing the Bode plot of the other benchmark gains from  $P_{in}$  to the output heat of power device  $P_{out}$ , the difference among the three types of thermal models are significant, as shown in Fig. 6 (b): As the correct thermal behavior assumed in this paper, the reference 7 layers Cauer type thermal network (Cauer\_ref) behaves like a second-order low pass filter to the input heat  $P_{in}$  with bandwidth around 0.5 Hz. The curve-fitted 4 layers Foster type thermal network (Foster\_4L) behaves transparently to the frequency components of  $P_{in}$  whose disturbances will be immediately seen by the thermal grease and heatsink outside the power device (obviously incorrect in real case). On the contrary the equivalent 4 layers Cauer type thermal network (eqCauer\_4L) transformed from Foster\_4L has much lower bandwidth compared to the Cauer\_Ref, which means many important disturbances of  $P_{in}$  in the real case will be blocked and not seen by the thermal grease and heatsink.

By including a large thermal resistance Rch of the thermal grease to the three thermal networks, the Bode plot of the gains from  $P_{in}$  to the junction temperature  $T_j$  with different thermal networks are shown in Fig. 7, (with heat sink temperature  $T_H$  as the reference temperature) It can be seen that the limits of the Foster\_4L and eqCauer\_4L thermal network can be more clearly identified: The Foster\_4L has a good agreement with the reference Cauer model at lower frequency band, but there is a large error on the high frequency band. On the contrary, the eqCauer\_4L has a good agreement with the reference Cauer model at high frequency band, but there is a large error at the low frequency band.



Fig. 7. Bode plot of gains from Pin to Tj in various thermal networks. (Heat ink temperature  $T_H$  is used as reference temperature, Cauer\_ref: reference 7 layer Cauer type thermal network, Foster\_4L: 4 layer Foster type fitting network to the temperature response of Cauer\_Ref network, EqCauer\_4L: mathematical transformation from Foster\_4L to the equivalent Cauer type)

The time domain simulations also agree with the behaviours predicted in the frequency domain, as shown in Fig. 8, where a step power loss  $P_{in}$  of 100 W at the time of 1 second is applied to various thermal networks. It can be seen that compared to the Cauer Ref model, the Foster network has no filtering effect to the injected power loss/heat, which immediately flows through the thermal grease outside the device and result in a large error at the beginning of the thermal transient of the junction temperature Tj; but the steady-state Tj is more consistent with the Cauer Ref. The equivalent Cauer type network converted from the Foster type has an over-filtering effect to the injected power loss/heat, and thereby the junction temperature  $T_i$  has a large error at the steady-state, but it has good agreement at the beginning of the thermal transient with the Cauer Ref.



Fig. 8. Time domain simulation of the junction temperature under a step power loss in various thermal networks (100 W loss step at 1 second,  $T_H$ =25°C).

As a conclusion, either the Foster or its equivalent Cauer type thermal network has their limits to describe the correct thermal dynamics of the power device. The key to achieve more correct thermal modelling, especially when considering the thermal grease and heat sink, is to create a correct filtering to the power loss – or correct heat gain from  $P_{in}$  to  $P_{out}$  ( $G_{PinPout}$ ) under the frequency-domain.

### III. A New Thermal Model for power device under Frequency Domain

## A. Characterization of the heat flowing out of device

In the practice, the Cauer type RC parameters based on the structure and material of the power semiconductor devices is difficult to be accurately accessed; and the correct heat gain from  $P_{in}$  to  $P_{out}$  is also hard to be directly solved from the commonly used Foster type thermal network. Thereby other approaches have to be investigated in order to find the correct gain from  $P_{in}$  to  $P_{out}$ .

As illustrated in Fig. 9, by looking at the slopes and corner frequencies of the heat gains  $G_{PinP1}$  to  $G_{PinP7}$ , the 7 layers of materials in the reference Cauer network can be generally seen as a series of low-pass filters and can be classified into three dominant groups: the first group consists of layers from chip to the upper copper as shown in Fig. 10, (Node 1 to 4 in Fig. 2), the second group consists of layers from DCB to Base solder (Node 4 to 7), and the third group consists of layer of base plate (Node 7 to C). It is interesting to see that in each group of material layers, the frequency behaviours of heat

gains are very similar to each other. The characteristics (corner frequencies and slope changes) among the three groups of heat gains generally follow the behaviours of three cascaded low-pass filters. As a result, the reference 7 layer Cauer type thermal network for the device can be degraded to 3 cascaded 1<sup>st</sup>-order low pass filters, as illustrated in Fig. 10, where  $C_{jc123}$ ,  $C_{jc456}$ ,  $C_{jc7}$  represent the virtual thermal capacitances for each dominant group of layers, and  $P_{123}$ ,  $P_{456}$ ,  $P_7$  represent the virtual heat flowing out of each dominant group of layers.

Because the DC gains of the heat transfer function on each node all equal to 0 dB, the key to establish correct gain from input loss  $P_{in}$  to output loss of device  $P_{out}$ ( $G_{PinPout}$ ), is to identify the three dominant cornerfrequencies of the cascade low-pass filter shown in Fig. 9.



Fig. 9. Bode plot of heat gains in different nodes of the reference 7 layers Cauer network.



Fig. 10. Transforming of the 7L-Cauer type network to 3 cascaded low pass filter according to the frequency behaviours of Fig. 9.

Based on the simplified thermal network shown in Fig. 10, the benchmark thermal impedance of the power device  $Z_{PinTjc}$  can be revised as the sum of three parts:

$$Z_{P_{in}T_{jc}}(s) = Z_{max}(s) + Z_{max}(s) + Z_{max}(s)$$

$$= G_{T_{in'}}(s) \cdot \sum_{V=1}^{3} R_{max} + G_{max}(s) \cdot \sum_{V=4}^{6} R_{max}(s) \cdot R_{jc7}$$
(14)

By ignoring some of the high frequency band behaviors in the heat gains  $G_{PinP456}$ ,  $G_{PinP7}$ , and only considering their first-order low-pass-filter (LPF) behaviors, (14) can be simplified as:



which is equivalent to the form of three-layers Foster thermal network under frequency-domain, and the frequencies  $f_{crx}$  on each layer of the Foster network is the same as the corner frequencies in the heat gains.

It can be seen that, the thermal impedance  $Z_{PinTjc}$  is inherently correlated with the heat gains of the three dominant groups of material. Therefore it is possible to extract the corner-frequencies of the heat gains from the thermal impedance  $Z_{PinTjc}$ , which can be more accurately and easily acquired with experimental measurement. Then the key of the question is to determine the correct values of corner frequencies and thermal resistance on each layer of (15), by knowing the behaviours of  $Z_{PinTjc}$ (t).

In Fig. 11, the Bode diagram of  $Z_{PinTjc}(s)$  and its three components  $Z_{PinT14}$ ,  $Z_{PinT47}$ , and  $Z_{PinT7C}$  are plotted with the slope changing information, several cornerfrequencies on  $Z_{PinT14}$ ,  $Z_{PinT47}$ , and  $Z_{PinT7C}$  can be seen. By applying a deviating operator F(x) to the  $Z_{PinTjc}(s)$ , as illustrated in (16), the slope deviation on the amplitude of the  $Z_{PinTjc}(s)$  can be identified, as shown in Fig. 12, in which the turning points (representing several critical frequencies f1-f3) are closely related to the corner frequencies fcr1-fcr3 on the three groups of heat gains in Fig. 9.

$$F(x) = \frac{\delta^2}{\delta x^2} \left( \left| Z_{P_{\overline{n}, C}}(10^x) \right| \right) \quad (16)$$

However, according (15), the critical-frequencies identified from  $Z_{PinTjc}$  are slightly different from the corner-frequencies in the heat gains, because the corner-frequencies in the heat gains will be disturbed during the weighted summing up with Rjcx to compose  $Z_{PinTjc}$ .

One solution to this problem is to refit  $Z_{PinTjc}(t)$  with a new Foster network, by setting the boundary conditions of fitting algorithm with the numbers and ranges of critical frequencies f1-f3 identified from Fig. 12. As a result the parameters in each layer of (15) can be solved, which includes the information of critical frequencies fcr1-fcr3 in the heat gains. It is noted that the number of Foster layers used for refitting depends on the number of critical frequency identified from  $Z_{PinTjc}$  (s). In the case of the given IGBT module for case study, three critical frequencies  $f_1$ = 0.316 Hz,  $f_2$ =1.422 Hz, and  $f_3$ =74.129 Hz can be identified from  $Z_{PinTjc}(s)$  as boundary conditions for fitting, and three frequencies of  $f_{crl} = 0.38$  Hz,  $f_{cr2}$ =1.36 Hz, and  $f_{cr3}$ =70.36 Hz, can be solved from the fitted Foster network as the corner frequencies for heat gains.



Fig. 11. Bode plot and slope of thermal impedance gains for the reference 7L Cauer type network.



Fig. 12. Identified corner-frequencies from bode plot of  $Z_{PinTje}$ in Fig. 11.

By cascading the three 1-order low-pass filters with the extracted corner frequencies and unity DC gain, the heat transfer function  $G_{PinPout}$  for the power device can be recomposed by only the information of the measured Foster type thermal impedance  $Z_{PinTjc}$ . So the low-pass filter for the power loss can be calculated as:

$$G_{LPF}(s) = \frac{2\pi f_{r_1} - 2\pi f_{r_2}}{s + \pi f_{r_1} - s + 2\pi f_{r_2} - s + 2\pi f_{r_3}}$$
(17)

In Fig. 13, the Bode plot of the heat gains  $G_{PinPout}$  by the new methods are shown, and it can be seen that the extracted 3-order Low Pass Filter from the Foster thermal network has almost the same frequency behaviour with the  $G_{PinPout}$  in the reference Cauer thermal network. As a comparison, the  $G_{PinPout}$  of the Foster thermal network in Fig. 4 is also shown.



Fig. 13. Bode plot of heat gain *G<sub>PinPout</sub>* by different thermal networks.

### B. A new thermal model in the frequency domain

As a result, a new thermal model is proposed based on the extracted G<sub>PinPout</sub>. As shown in Fig. 14, the proposed thermal model contains of two paths: The first thermal path is used for the junction temperature estimation inside power device. In this path the datasheet-based or experimentally measured Foster thermal network of power device are used, and only a reference temperature, whose value is determined by the case temperature Tc from the other thermal path, is connected. The second thermal path is used for the temperature estimation outside device. In this path the extracted low pass filter from the Foster thermal network is used to model the loss behaviours flowing out of the device, and the filtered loss can create correct temperature behaviour of thermal grease  $T_{CH}$  and heat sink  $T_{HA}$  outside the devices.



Fig. 14. Proposed thermal model for power device based on frequency domain.

The two benchmark indicators  $Z_{PinTJC}$  and  $G_{PinPout}$  for the new thermal model can be solved in (18) and (19), and then the gain from  $P_{in}$  to junction temperature can be calculated in (20):

$$G_{P_m T_{jc}}^{\text{New}}(s) = G_{\overline{m^* jc}}(s)$$
(18)

$$G_{P_{in}P_{out}}^{\text{rew}}(s) = G_{\text{res}}(s)$$
(19)

$$Z_{p_{n}r_{j}}^{\text{New}}(s) = \frac{T_{-} + T_{j}}{T_{in}} = Z_{p_{n}r_{jc}}(s) + R_{\overline{cn}} \cdot G_{\overline{cn}}(s)$$
(20)

The Bode plot of  $Z_{PinTj}$  and the time-domain simulation on the same conditions of Fig. 8 are implemented on the new thermal model, as shown in Fig. 15, and Fig. 16, respectively. It can be seen that, there are good agreement of the new thermal model with the reference 7 layer Cauer model both in the frequency domain and in the time domain. It is noted that the new thermal model is only based on the information of Foster type thermal network, which is commonly accessed from the datasheet or external measurements of device, and it is independent of the internal materials, structure and heat path information of devices, being a promising advantage.



Fig. 15. Bode plot of gains from Pin to Tj in various thermal networks. ( $T_{\rm H}$  is used as a reference temperature)



Fig. 16. Time-domain simulation of the thermal dynamics under a step power loss in the proposed thermal network (same conditions of Fig. 8, 100 W loss step at 1 second).

#### IV. Experimental characterization and validation

A 30A/1200V power Module for PV application is used to validate the performance of the proposal thermal model. A few optical fibers from Opsens for thermal measurements are set to the chips, baseplate, heat sink and the air channel in the heat sink to monitor several critical temperature nodes in the thermal networks, as illustrated in Fig. 17, where a 1 mm depth of gap is curved on the baseplate of module and a 1 mm diameter hole is drilled into the heat sink for the mounting of sensors. The measuring point for the junction node is in the centre of a MOSFET chip and the rest of measured nodes are all allied in the heat path right beneath chip of the module. The optical sensor has a measurement range of -40 °C to +250 °C with accuracy of  $\pm 0.3$  to 0.8 °C, and the response time is limited to 5 ms.

Then the target MOSFET chip is turned off with constant current of 20A and conduction voltage of 1.315 V, which is equivalent to a step power loss of 26.3 W applied to the thermal networks of the power module. The junction temperature Tj, case temperature Tc, heat sink temperature Th and ambient temperature Ta are recorded in the time span of 15 seconds, as shown in Fig. 18. Because the conduction voltage of device is not constant during the turn-on process, actually the voltage at the instant of turning off is measured, and then a mathematical transformation is applied to the recorded waveforms to make the temperatures rise along with the time.



(a) Sensors attached in the base plate of device.

(b) Sensors attached in the heat sink.

Fig. 17. Experimental setup and sensor locations for the thermal measurements of power device.



Fig. 18. Measured thermal dynamics under a step power loss of 26.3 W in a IGBT chip.

# A. Characterization of thermal behaviours under frequency domain

By initial fitting the measured temperature difference of Tj and Tc with the functions shown in (5), the 4 layer Foster type thermal network for the power module can be established, and the RC parameters are shown in Table III. As a result the frequency-domain thermal impedance  $G_{PinTjc}$  for the measured power module is plotted in Fig. 19.

Table III. Extracted parameters of the Foster and equivalent Cauer network from the experimental results.

| Foster                                  | network                               | Equivalent Cauer<br>network              |                                        |  |
|-----------------------------------------|---------------------------------------|------------------------------------------|----------------------------------------|--|
| Thermal<br>resistance<br>Rf1-3<br>(W/K) | Thermal<br>capacitance<br>Cf1-3 (J/K) | Thermal<br>resistance<br>Rec1-3<br>(W/K) | Thermal<br>capacitance<br>Cec1-3 (J/K) |  |
| 0.0219                                  | 46.6                                  | 0.3466                                   | 0.3713                                 |  |
| 0.2019                                  | 0.631                                 | 0.01655                                  | 60.43                                  |  |
| 0.1395                                  | 0.920                                 | 0.000196                                 | 661.9                                  |  |



Fig. 19. Bode plot of the measured thermal impedance from Pin to Tjc  $(Z_{PinTjc})$ .

By deviating the slope of  $Z_{PinTjc}$ , the criticalfrequencies on the  $Z_{PinTjc}$  can be identified, as shown in Fig. 20. It is noted that only two critical frequencies are seen in the experimental results, because the response time of the sensor is limited at 5 ms, which corresponds to a cut-off frequency around 30 Hz, and this will filter out many high frequency behaviours.

Another important discovery from Fig. 20 is that the critical frequency  $f_I$  is not so significant to be accurately identified; this is mainly because the thermal resistance at this band is much smaller than the one around  $f_2$ , based on the function (14). The solution to this problem is to set only one critical frequency  $f_2$  as boundary condition for the fitting algorithm, with undetermined numbers of RC layers. After refitting  $Z_{PinTjc}(s)$ , the new foster network should contain one layer (referred as  $Z_{f2}(s)$ ) that represents the corner frequency of  $f_{cr2}$  in the heat gain and corresponding thermal resistance. Afterwards the rest of the critical frequencies in  $Z_{PinTjc}(s)$  can be more accurately identified by analysing the function of  $Z_{PinTjc}(s)$ , as illustrated in Fig. 21.



Fig. 20. Identified corner-frequencies from bode plot of  $Z_{PinTjc}$ in Fig. 19.



Fig. 21. Extract the insignificant critical frequency f1 from Fig. 20.

By refitting the frequency behaviours of  $Z_{PinTjc}$  with a new Foster thermal network, and setting the boundary conditions of the numbers and ranges of critical frequency  $f_1$  and  $f_2$  to the fitted RC pairs, the corner frequencies for the low pass filter of the power loss can be extracted, in this case  $f_{crl}=0.379$  and  $f_{cr2}=1.452$ , and the  $G_{PinPout}$  of the power module can be plotted in Fig. 22.



Fig. 22. Extracted heat gain *G*<sub>PinPout</sub> from Fig. 21.

As a summary, the flow chart to extract the proposal new thermal model is shown in Fig. 23, where the inputs and outputs of the process are demonstrated.



Fig. 23. Flow chart to acquire  $Z_{PinTjc}(s)$  and LPF(s) in Fig. 14.

#### B. Comparison of the thermal models

The experimentally recorded junction temperature Tj and case temperature Tc, as well as the estimated temperatures by using various thermal networks are shown in Fig. 24 (a) and Fig. 24 (b), respectively, where the heat sink temperature by experiment is used as the reference temperature for the models. It is noted that the response time of the temperature sensors is limited to 5 ms, making the step response of thermal dynamics below 0.1 s slower than the actual value, and therefore only the thermal dynamics above 0.1 s is shown and used for the analysis. As it can be seen, the experimental results agree well with the simulations shown in Fig. 8 and Fig. 16: The proposed thermal model can not only correctly reflect the thermal behaviours of the temperatures inside the power device, but also has a good agreement with the thermal behaviours outside the power devices, which is hard to be achieved by the existing Foster and its equivalent Cauer thermal networks.



#### (b) Base plate temperature Tc.

Fig. 24. Comparison of the estimated temperatures of device by various thermal models (the measured  $T_H$  is set as reference temperature).

#### V. Conclusion

Frequency domain modelling is conducted on several typically used thermal networks for power

semiconductor devices. It is found that either the widely used Foster type or its equivalent Cauer type thermal networks have their limits to correctly predict the device temperatures, especially when considering the cooling conditions outside the device. The main reason is due to the incorrect heat behaviour flowing out of the device.

A new thermal model is proposed in this paper, which put more efforts to establish a correct transfer function for the filtering effects of the power loss. It is only based on the information of Foster type thermal network, which is easily accessible from the datasheet or external measurements, and it is independent of the internal materials and structure information of devices. Compared to the existing thermal models, the proposed model can achieve a more correct estimation of device temperature, when considering the cooling conditions.

### Acknowledgment

The research leading to these results has received funding from the European Research Council under the European Union's Seventh Framework Programme (FP/2007-2013) / ERC Grant Agreement no. [616344], and funding from Centre of Reliable Power Electronics (CORPE) Aalborg University, Denmark.

## References

- F. Blaabjerg, K. Ma, "Future on power electronics for wind turbine systems," *IEEE Journal of Emerging and Selected Topics in Power Electronics*, vol. 1, no. 3, pp. 139-152, 2013.
- [2] S. Faulstich, P. Lyding, B. Hahn, P. Tavner "Reliability of offshore turbines-identifying the risk by onshore experience," in *Proc. of European Offshore Wind*, Stockholm, 2009.
- [3] B. Hahn, M. Durstewitz, K. Rohrig "Reliability of wind turbines – Experience of 15 years with 1500 WTs", *Wind Energy*, Spinger, Berlin, 2007.
- [4] E. Wolfgang, L. Amigues, N. Seliger and G. Lugert, "Building-in Reliability into Power Electronics Systems". The World of Electronic Packaging and System Integration, pp. 246-252, 2005.
- [5] K. Ma, M. Liserre, F. Blaabjerg, T. Kerekes, "Thermal Loading and Lifetime Estimation for Power Device Considering Mission Profiles in Wind Power Converter," *IEEE Trans. on Power Electronics*, Vol. 30, No. 2, pp. 590-602, 2015.
- [6] J. Due, S. Munk-Nielsen, Rasmus Nielsen, "Lifetime investigation of high power IGBT modules", in *Proc. of EPE*'2011 – Birmingham, 2011.
- [7] A. Wintrich, U. Nicolai, T. Reimann, "Semikron Application Manual," pp. 128, 2011.
- [8] J. Berner, "Load-cycling capability of HiPak IGBT modules," ABB Application Note 5SYA 2043-02, 2012.
- [9] U. Scheuermann, "Reliability challenges of automotive power electronics," Microelectronics Reliability, vol. 49, no. 9-11, pp. 1319-1325, 2009.
- [10] U. Scheuermann, Ralf Schmidt, "A New Lifetime Model for Advanced Power Modules with Sintered Chips and

Optimized Al Wire Bonds," Proc. of PCIM' 2013, pp. 810-813, 2013.

- [11] C. Busca, R. Teodorescu, F. Blaabjerg, S. Munk-Nielsen, L. Helle, T. Abeyasekera, P. Rodriguez, "An overview of the reliability prediction related aspects of high power IGBTs in wind power applications," *Microelectronics Reliability*, Vol. 51, no. 9-11, pp. 1903-1907, 2011.
- [12] S. Yang, A. T. Bryant, P. A. Mawby, D. Xiang, L. Ran, and P. Tavner, "An industry-based survey of reliability in power electronic converters," *IEEE Trans. on Ind. Appl.*, vol. 47, no. 3, pp. 1441-1451, May/Jun. 2011.
- [13] M. Marz, P. Nance, "Thermal modeling of Power electronic System," Infineon Application Note.
- [14] Infineon Application Note: Thermal Resistance Theory and Practice, Jan 2000.
- [15] Infineon Application Note AN2008-03: "Thermal equivalent circuit models", June 2008.
- [16] ABB Application Note: Applying IGBTs, May 2007.
- [17] ABB Application Note 5SYA 2093-00: "Thermal design and temperature ratings of IGBT modules", 2012.
- [18] Y.C. Gerstenmaier, W. Kiffe, and G. Wachutka, "Combination of Thermal Subsystems Modeled by Rapid Circuit Transformation," in Proc. of *THERMINIC 2007*, pp. 115-120, 2007.
- [19] Y. Yang, R. Master, G. Ahmed, M. Touzelbaev, "Transient Frequency-Domain Thermal Measurements With Applications to Electronic Packaging," *IEEE Trans. on Comp. Pack. And Manu. Tech.*, vol. 2, no. 3, pp. 448-456, 2012.
- [20] Z. Wang, W. Qiao, "An Online Frequency-Domain Junction Temperature Estimation Method for IGBT Modules," *IEEE Trans. on Power Electronics.*, vol. 30, no. 9, pp. 4633-4637, 2015.
- [21] B. Du, J. L. Hudgins, E. Santi, S. Member, A. T. Bryant, P. R. Palmer, and H. A. Mantooth, "Transient electrothermal simulation of power semiconductor devices," *IEEE Trans. Power Electron.*, vol. 25, no. 1, pp. 237–248, Jan. 2010.
- [22] N. Rinaldi, "On the modeling of the transient thermal behavior of semiconductor devices," *IEEE Trans. Electron Devices*, vol. 48, no. 12, pp. 2796–2802, Dec. 2001.